Created
September 17, 2020 05:11
-
-
Save fcayci/3ec488dd8c1128389cc347ecc20e61d7 to your computer and use it in GitHub Desktop.
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
################################################################ | |
# This is a generated script based on design: design_1 | |
# | |
# Though there are limitations about the generated script, | |
# the main purpose of this utility is to make learning | |
# IP Integrator Tcl commands easier. | |
################################################################ | |
namespace eval _tcl { | |
proc get_script_folder {} { | |
set script_path [file normalize [info script]] | |
set script_folder [file dirname $script_path] | |
return $script_folder | |
} | |
} | |
variable script_folder | |
set script_folder [_tcl::get_script_folder] | |
################################################################ | |
# Check if script is running in correct Vivado version. | |
################################################################ | |
set scripts_vivado_version 2018.2 | |
set current_vivado_version [version -short] | |
if { [string first $scripts_vivado_version $current_vivado_version] == -1 } { | |
puts "" | |
catch {common::send_msg_id "BD_TCL-109" "ERROR" "This script was generated using Vivado <$scripts_vivado_version> and is being run in <$current_vivado_version> of Vivado. Please run the script in Vivado <$scripts_vivado_version> then open the design in Vivado <$current_vivado_version>. Upgrade the design by running \"Tools => Report => Report IP Status...\", then run write_bd_tcl to create an updated script."} | |
return 1 | |
} | |
################################################################ | |
# START | |
################################################################ | |
# To test this script, run the following commands from Vivado Tcl console: | |
# source design_1_script.tcl | |
# If there is no project opened, this script will create a | |
# project, but make sure you do not have an existing project | |
# <./myproj/project_1.xpr> in the current working folder. | |
set list_projs [get_projects -quiet] | |
if { $list_projs eq "" } { | |
create_project project_1 myproj -part xc7z020clg400-1 | |
set_property BOARD_PART digilentinc.com:arty-z7-20:part0:1.0 [current_project] | |
} | |
# CHANGE DESIGN NAME HERE | |
variable design_name | |
set design_name design_1 | |
# If you do not already have an existing IP Integrator design open, | |
# you can create a design using the following command: | |
# create_bd_design $design_name | |
# Creating design if needed | |
set errMsg "" | |
set nRet 0 | |
set cur_design [current_bd_design -quiet] | |
set list_cells [get_bd_cells -quiet] | |
if { ${design_name} eq "" } { | |
# USE CASES: | |
# 1) Design_name not set | |
set errMsg "Please set the variable <design_name> to a non-empty value." | |
set nRet 1 | |
} elseif { ${cur_design} ne "" && ${list_cells} eq "" } { | |
# USE CASES: | |
# 2): Current design opened AND is empty AND names same. | |
# 3): Current design opened AND is empty AND names diff; design_name NOT in project. | |
# 4): Current design opened AND is empty AND names diff; design_name exists in project. | |
if { $cur_design ne $design_name } { | |
common::send_msg_id "BD_TCL-001" "INFO" "Changing value of <design_name> from <$design_name> to <$cur_design> since current design is empty." | |
set design_name [get_property NAME $cur_design] | |
} | |
common::send_msg_id "BD_TCL-002" "INFO" "Constructing design in IPI design <$cur_design>..." | |
} elseif { ${cur_design} ne "" && $list_cells ne "" && $cur_design eq $design_name } { | |
# USE CASES: | |
# 5) Current design opened AND has components AND same names. | |
set errMsg "Design <$design_name> already exists in your project, please set the variable <design_name> to another value." | |
set nRet 1 | |
} elseif { [get_files -quiet ${design_name}.bd] ne "" } { | |
# USE CASES: | |
# 6) Current opened design, has components, but diff names, design_name exists in project. | |
# 7) No opened design, design_name exists in project. | |
set errMsg "Design <$design_name> already exists in your project, please set the variable <design_name> to another value." | |
set nRet 2 | |
} else { | |
# USE CASES: | |
# 8) No opened design, design_name not in project. | |
# 9) Current opened design, has components, but diff names, design_name not in project. | |
common::send_msg_id "BD_TCL-003" "INFO" "Currently there is no design <$design_name> in project, so creating one..." | |
create_bd_design $design_name | |
common::send_msg_id "BD_TCL-004" "INFO" "Making design <$design_name> as current_bd_design." | |
current_bd_design $design_name | |
} | |
common::send_msg_id "BD_TCL-005" "INFO" "Currently the variable <design_name> is equal to \"$design_name\"." | |
if { $nRet != 0 } { | |
catch {common::send_msg_id "BD_TCL-114" "ERROR" $errMsg} | |
return $nRet | |
} | |
set bCheckIPsPassed 1 | |
################################################################## | |
# CHECK IPs | |
################################################################## | |
set bCheckIPs 1 | |
if { $bCheckIPs == 1 } { | |
set list_check_ips "\ | |
xilinx.com:ip:axi_gpio:2.0\ | |
xilinx.com:ip:clk_wiz:6.0\ | |
furkan.space:ip:objectbuffer:1.0\ | |
xilinx.com:ip:proc_sys_reset:5.0\ | |
xilinx.com:ip:processing_system7:5.5\ | |
furkan.space:ip:rgb2tmds:1.0\ | |
xilinx.com:ip:smartconnect:1.0\ | |
furkan.space:ip:vtg:1.0\ | |
" | |
set list_ips_missing "" | |
common::send_msg_id "BD_TCL-006" "INFO" "Checking if the following IPs exist in the project's IP catalog: $list_check_ips ." | |
foreach ip_vlnv $list_check_ips { | |
set ip_obj [get_ipdefs -all $ip_vlnv] | |
if { $ip_obj eq "" } { | |
lappend list_ips_missing $ip_vlnv | |
} | |
} | |
if { $list_ips_missing ne "" } { | |
catch {common::send_msg_id "BD_TCL-115" "ERROR" "The following IPs are not found in the IP Catalog:\n $list_ips_missing\n\nResolution: Please add the repository containing the IP(s) to the project." } | |
set bCheckIPsPassed 0 | |
} | |
} | |
if { $bCheckIPsPassed != 1 } { | |
common::send_msg_id "BD_TCL-1003" "WARNING" "Will not continue with creation of design due to the error(s) above." | |
return 3 | |
} | |
################################################################## | |
# DESIGN PROCs | |
################################################################## | |
# Procedure to create entire design; Provide argument to make | |
# procedure reusable. If parentCell is "", will use root. | |
proc create_root_design { parentCell } { | |
variable script_folder | |
variable design_name | |
if { $parentCell eq "" } { | |
set parentCell [get_bd_cells /] | |
} | |
# Get object for parentCell | |
set parentObj [get_bd_cells $parentCell] | |
if { $parentObj == "" } { | |
catch {common::send_msg_id "BD_TCL-100" "ERROR" "Unable to find parent cell <$parentCell>!"} | |
return | |
} | |
# Make sure parentObj is hier blk | |
set parentType [get_property TYPE $parentObj] | |
if { $parentType ne "hier" } { | |
catch {common::send_msg_id "BD_TCL-101" "ERROR" "Parent <$parentObj> has TYPE = <$parentType>. Expected to be <hier>."} | |
return | |
} | |
# Save current instance; Restore later | |
set oldCurInst [current_bd_instance .] | |
# Set parent object as current | |
current_bd_instance $parentObj | |
# Create interface ports | |
set DDR [ create_bd_intf_port -mode Master -vlnv xilinx.com:interface:ddrx_rtl:1.0 DDR ] | |
set FIXED_IO [ create_bd_intf_port -mode Master -vlnv xilinx.com:display_processing_system7:fixedio_rtl:1.0 FIXED_IO ] | |
set btns_4bits [ create_bd_intf_port -mode Master -vlnv xilinx.com:interface:gpio_rtl:1.0 btns_4bits ] | |
set hdmi_out_0 [ create_bd_intf_port -mode Master -vlnv xilinx.com:interface:hdmi_rtl:2.0 hdmi_out_0 ] | |
# Create ports | |
# Create instance: axi_gpio_0, and set properties | |
set axi_gpio_0 [ create_bd_cell -type ip -vlnv xilinx.com:ip:axi_gpio:2.0 axi_gpio_0 ] | |
set_property -dict [ list \ | |
CONFIG.GPIO_BOARD_INTERFACE {btns_4bits} \ | |
CONFIG.USE_BOARD_FLOW {true} \ | |
] $axi_gpio_0 | |
# Create instance: clk_wiz_0, and set properties | |
set clk_wiz_0 [ create_bd_cell -type ip -vlnv xilinx.com:ip:clk_wiz:6.0 clk_wiz_0 ] | |
set_property -dict [ list \ | |
CONFIG.CLKOUT1_JITTER {337.616} \ | |
CONFIG.CLKOUT1_PHASE_ERROR {322.999} \ | |
CONFIG.CLKOUT1_REQUESTED_OUT_FREQ {74.25} \ | |
CONFIG.CLKOUT2_JITTER {258.703} \ | |
CONFIG.CLKOUT2_PHASE_ERROR {322.999} \ | |
CONFIG.CLKOUT2_REQUESTED_OUT_FREQ {371.25} \ | |
CONFIG.CLKOUT2_USED {true} \ | |
CONFIG.CLK_OUT1_PORT {pixelclock} \ | |
CONFIG.CLK_OUT2_PORT {serialclock} \ | |
CONFIG.MMCM_CLKFBOUT_MULT_F {37.125} \ | |
CONFIG.MMCM_CLKOUT0_DIVIDE_F {10.000} \ | |
CONFIG.MMCM_CLKOUT1_DIVIDE {2} \ | |
CONFIG.MMCM_DIVCLK_DIVIDE {5} \ | |
CONFIG.NUM_OUT_CLKS {2} \ | |
CONFIG.USE_LOCKED {false} \ | |
CONFIG.USE_RESET {false} \ | |
] $clk_wiz_0 | |
# Create instance: objectbuffer_0, and set properties | |
set objectbuffer_0 [ create_bd_cell -type ip -vlnv furkan.space:ip:objectbuffer:1.0 objectbuffer_0 ] | |
# Create instance: proc_sys_reset_0, and set properties | |
set proc_sys_reset_0 [ create_bd_cell -type ip -vlnv xilinx.com:ip:proc_sys_reset:5.0 proc_sys_reset_0 ] | |
# Create instance: processing_system7_0, and set properties | |
set processing_system7_0 [ create_bd_cell -type ip -vlnv xilinx.com:ip:processing_system7:5.5 processing_system7_0 ] | |
set_property -dict [ list \ | |
CONFIG.PCW_ACT_APU_PERIPHERAL_FREQMHZ {650.000000} \ | |
CONFIG.PCW_ACT_CAN0_PERIPHERAL_FREQMHZ {23.8095} \ | |
CONFIG.PCW_ACT_CAN1_PERIPHERAL_FREQMHZ {23.8095} \ | |
CONFIG.PCW_ACT_CAN_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_DCI_PERIPHERAL_FREQMHZ {10.096154} \ | |
CONFIG.PCW_ACT_ENET0_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_ENET1_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_FPGA0_PERIPHERAL_FREQMHZ {100.000000} \ | |
CONFIG.PCW_ACT_FPGA1_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_FPGA2_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_FPGA3_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_I2C_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_ACT_PCAP_PERIPHERAL_FREQMHZ {200.000000} \ | |
CONFIG.PCW_ACT_QSPI_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_SDIO_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_SMC_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_SPI_PERIPHERAL_FREQMHZ {10.000000} \ | |
CONFIG.PCW_ACT_TPIU_PERIPHERAL_FREQMHZ {200.000000} \ | |
CONFIG.PCW_ACT_TTC0_CLK0_PERIPHERAL_FREQMHZ {108.333336} \ | |
CONFIG.PCW_ACT_TTC0_CLK1_PERIPHERAL_FREQMHZ {108.333336} \ | |
CONFIG.PCW_ACT_TTC0_CLK2_PERIPHERAL_FREQMHZ {108.333336} \ | |
CONFIG.PCW_ACT_TTC1_CLK0_PERIPHERAL_FREQMHZ {108.333336} \ | |
CONFIG.PCW_ACT_TTC1_CLK1_PERIPHERAL_FREQMHZ {108.333336} \ | |
CONFIG.PCW_ACT_TTC1_CLK2_PERIPHERAL_FREQMHZ {108.333336} \ | |
CONFIG.PCW_ACT_TTC_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_ACT_UART_PERIPHERAL_FREQMHZ {100.000000} \ | |
CONFIG.PCW_ACT_USB0_PERIPHERAL_FREQMHZ {60} \ | |
CONFIG.PCW_ACT_USB1_PERIPHERAL_FREQMHZ {60} \ | |
CONFIG.PCW_ACT_WDT_PERIPHERAL_FREQMHZ {108.333336} \ | |
CONFIG.PCW_APU_CLK_RATIO_ENABLE {6:2:1} \ | |
CONFIG.PCW_APU_PERIPHERAL_FREQMHZ {650} \ | |
CONFIG.PCW_ARMPLL_CTRL_FBDIV {26} \ | |
CONFIG.PCW_CAN0_BASEADDR {0xE0008000} \ | |
CONFIG.PCW_CAN0_HIGHADDR {0xE0008FFF} \ | |
CONFIG.PCW_CAN0_PERIPHERAL_CLKSRC {External} \ | |
CONFIG.PCW_CAN0_PERIPHERAL_FREQMHZ {-1} \ | |
CONFIG.PCW_CAN1_BASEADDR {0xE0009000} \ | |
CONFIG.PCW_CAN1_HIGHADDR {0xE0009FFF} \ | |
CONFIG.PCW_CAN1_PERIPHERAL_CLKSRC {External} \ | |
CONFIG.PCW_CAN1_PERIPHERAL_FREQMHZ {-1} \ | |
CONFIG.PCW_CAN_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_CAN_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_CAN_PERIPHERAL_DIVISOR1 {1} \ | |
CONFIG.PCW_CAN_PERIPHERAL_FREQMHZ {100} \ | |
CONFIG.PCW_CAN_PERIPHERAL_VALID {0} \ | |
CONFIG.PCW_CLK0_FREQ {100000000} \ | |
CONFIG.PCW_CLK1_FREQ {10000000} \ | |
CONFIG.PCW_CLK2_FREQ {10000000} \ | |
CONFIG.PCW_CLK3_FREQ {10000000} \ | |
CONFIG.PCW_CORE0_FIQ_INTR {0} \ | |
CONFIG.PCW_CORE0_IRQ_INTR {0} \ | |
CONFIG.PCW_CORE1_FIQ_INTR {0} \ | |
CONFIG.PCW_CORE1_IRQ_INTR {0} \ | |
CONFIG.PCW_CPU_CPU_6X4X_MAX_RANGE {667} \ | |
CONFIG.PCW_CPU_CPU_PLL_FREQMHZ {1300.000} \ | |
CONFIG.PCW_CPU_PERIPHERAL_CLKSRC {ARM PLL} \ | |
CONFIG.PCW_CPU_PERIPHERAL_DIVISOR0 {2} \ | |
CONFIG.PCW_CRYSTAL_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_DCI_PERIPHERAL_CLKSRC {DDR PLL} \ | |
CONFIG.PCW_DCI_PERIPHERAL_DIVISOR0 {52} \ | |
CONFIG.PCW_DCI_PERIPHERAL_DIVISOR1 {2} \ | |
CONFIG.PCW_DCI_PERIPHERAL_FREQMHZ {10.159} \ | |
CONFIG.PCW_DDRPLL_CTRL_FBDIV {21} \ | |
CONFIG.PCW_DDR_DDR_PLL_FREQMHZ {1050.000} \ | |
CONFIG.PCW_DDR_HPRLPR_QUEUE_PARTITION {HPR(0)/LPR(32)} \ | |
CONFIG.PCW_DDR_HPR_TO_CRITICAL_PRIORITY_LEVEL {15} \ | |
CONFIG.PCW_DDR_LPR_TO_CRITICAL_PRIORITY_LEVEL {2} \ | |
CONFIG.PCW_DDR_PERIPHERAL_CLKSRC {DDR PLL} \ | |
CONFIG.PCW_DDR_PERIPHERAL_DIVISOR0 {2} \ | |
CONFIG.PCW_DDR_PORT0_HPR_ENABLE {0} \ | |
CONFIG.PCW_DDR_PORT1_HPR_ENABLE {0} \ | |
CONFIG.PCW_DDR_PORT2_HPR_ENABLE {0} \ | |
CONFIG.PCW_DDR_PORT3_HPR_ENABLE {0} \ | |
CONFIG.PCW_DDR_RAM_BASEADDR {0x00100000} \ | |
CONFIG.PCW_DDR_RAM_HIGHADDR {0x1FFFFFFF} \ | |
CONFIG.PCW_DDR_WRITE_TO_CRITICAL_PRIORITY_LEVEL {2} \ | |
CONFIG.PCW_DM_WIDTH {4} \ | |
CONFIG.PCW_DQS_WIDTH {4} \ | |
CONFIG.PCW_DQ_WIDTH {32} \ | |
CONFIG.PCW_ENET0_BASEADDR {0xE000B000} \ | |
CONFIG.PCW_ENET0_ENET0_IO {<Select>} \ | |
CONFIG.PCW_ENET0_GRP_MDIO_ENABLE {0} \ | |
CONFIG.PCW_ENET0_GRP_MDIO_IO {<Select>} \ | |
CONFIG.PCW_ENET0_HIGHADDR {0xE000BFFF} \ | |
CONFIG.PCW_ENET0_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_ENET0_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_ENET0_PERIPHERAL_DIVISOR1 {1} \ | |
CONFIG.PCW_ENET0_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_ENET0_PERIPHERAL_FREQMHZ {1000 Mbps} \ | |
CONFIG.PCW_ENET0_RESET_ENABLE {0} \ | |
CONFIG.PCW_ENET0_RESET_IO {<Select>} \ | |
CONFIG.PCW_ENET1_BASEADDR {0xE000C000} \ | |
CONFIG.PCW_ENET1_GRP_MDIO_ENABLE {0} \ | |
CONFIG.PCW_ENET1_HIGHADDR {0xE000CFFF} \ | |
CONFIG.PCW_ENET1_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_ENET1_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_ENET1_PERIPHERAL_DIVISOR1 {1} \ | |
CONFIG.PCW_ENET1_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_ENET1_PERIPHERAL_FREQMHZ {1000 Mbps} \ | |
CONFIG.PCW_ENET1_RESET_ENABLE {0} \ | |
CONFIG.PCW_ENET_RESET_ENABLE {0} \ | |
CONFIG.PCW_ENET_RESET_POLARITY {Active Low} \ | |
CONFIG.PCW_ENET_RESET_SELECT {<Select>} \ | |
CONFIG.PCW_EN_4K_TIMER {0} \ | |
CONFIG.PCW_EN_CAN0 {0} \ | |
CONFIG.PCW_EN_CAN1 {0} \ | |
CONFIG.PCW_EN_CLK0_PORT {1} \ | |
CONFIG.PCW_EN_CLK1_PORT {0} \ | |
CONFIG.PCW_EN_CLK2_PORT {0} \ | |
CONFIG.PCW_EN_CLK3_PORT {0} \ | |
CONFIG.PCW_EN_CLKTRIG0_PORT {0} \ | |
CONFIG.PCW_EN_CLKTRIG1_PORT {0} \ | |
CONFIG.PCW_EN_CLKTRIG2_PORT {0} \ | |
CONFIG.PCW_EN_CLKTRIG3_PORT {0} \ | |
CONFIG.PCW_EN_DDR {1} \ | |
CONFIG.PCW_EN_EMIO_CAN0 {0} \ | |
CONFIG.PCW_EN_EMIO_CAN1 {0} \ | |
CONFIG.PCW_EN_EMIO_CD_SDIO0 {0} \ | |
CONFIG.PCW_EN_EMIO_CD_SDIO1 {0} \ | |
CONFIG.PCW_EN_EMIO_ENET0 {0} \ | |
CONFIG.PCW_EN_EMIO_ENET1 {0} \ | |
CONFIG.PCW_EN_EMIO_GPIO {0} \ | |
CONFIG.PCW_EN_EMIO_I2C0 {0} \ | |
CONFIG.PCW_EN_EMIO_I2C1 {0} \ | |
CONFIG.PCW_EN_EMIO_MODEM_UART0 {0} \ | |
CONFIG.PCW_EN_EMIO_MODEM_UART1 {0} \ | |
CONFIG.PCW_EN_EMIO_PJTAG {0} \ | |
CONFIG.PCW_EN_EMIO_SDIO0 {0} \ | |
CONFIG.PCW_EN_EMIO_SDIO1 {0} \ | |
CONFIG.PCW_EN_EMIO_SPI0 {0} \ | |
CONFIG.PCW_EN_EMIO_SPI1 {0} \ | |
CONFIG.PCW_EN_EMIO_SRAM_INT {0} \ | |
CONFIG.PCW_EN_EMIO_TRACE {0} \ | |
CONFIG.PCW_EN_EMIO_TTC0 {0} \ | |
CONFIG.PCW_EN_EMIO_TTC1 {0} \ | |
CONFIG.PCW_EN_EMIO_UART0 {0} \ | |
CONFIG.PCW_EN_EMIO_UART1 {0} \ | |
CONFIG.PCW_EN_EMIO_WDT {0} \ | |
CONFIG.PCW_EN_EMIO_WP_SDIO0 {0} \ | |
CONFIG.PCW_EN_EMIO_WP_SDIO1 {0} \ | |
CONFIG.PCW_EN_ENET0 {0} \ | |
CONFIG.PCW_EN_ENET1 {0} \ | |
CONFIG.PCW_EN_GPIO {0} \ | |
CONFIG.PCW_EN_I2C0 {0} \ | |
CONFIG.PCW_EN_I2C1 {0} \ | |
CONFIG.PCW_EN_MODEM_UART0 {0} \ | |
CONFIG.PCW_EN_MODEM_UART1 {0} \ | |
CONFIG.PCW_EN_PJTAG {0} \ | |
CONFIG.PCW_EN_PTP_ENET0 {0} \ | |
CONFIG.PCW_EN_PTP_ENET1 {0} \ | |
CONFIG.PCW_EN_QSPI {0} \ | |
CONFIG.PCW_EN_RST0_PORT {1} \ | |
CONFIG.PCW_EN_RST1_PORT {0} \ | |
CONFIG.PCW_EN_RST2_PORT {0} \ | |
CONFIG.PCW_EN_RST3_PORT {0} \ | |
CONFIG.PCW_EN_SDIO0 {0} \ | |
CONFIG.PCW_EN_SDIO1 {0} \ | |
CONFIG.PCW_EN_SMC {0} \ | |
CONFIG.PCW_EN_SPI0 {0} \ | |
CONFIG.PCW_EN_SPI1 {0} \ | |
CONFIG.PCW_EN_TRACE {0} \ | |
CONFIG.PCW_EN_TTC0 {0} \ | |
CONFIG.PCW_EN_TTC1 {0} \ | |
CONFIG.PCW_EN_UART0 {1} \ | |
CONFIG.PCW_EN_UART1 {0} \ | |
CONFIG.PCW_EN_USB0 {0} \ | |
CONFIG.PCW_EN_USB1 {0} \ | |
CONFIG.PCW_EN_WDT {0} \ | |
CONFIG.PCW_FCLK0_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_FCLK0_PERIPHERAL_DIVISOR0 {4} \ | |
CONFIG.PCW_FCLK0_PERIPHERAL_DIVISOR1 {4} \ | |
CONFIG.PCW_FCLK1_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_FCLK1_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_FCLK1_PERIPHERAL_DIVISOR1 {1} \ | |
CONFIG.PCW_FCLK2_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_FCLK2_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_FCLK2_PERIPHERAL_DIVISOR1 {1} \ | |
CONFIG.PCW_FCLK3_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_FCLK3_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_FCLK3_PERIPHERAL_DIVISOR1 {1} \ | |
CONFIG.PCW_FCLK_CLK0_BUF {TRUE} \ | |
CONFIG.PCW_FCLK_CLK1_BUF {FALSE} \ | |
CONFIG.PCW_FCLK_CLK2_BUF {FALSE} \ | |
CONFIG.PCW_FCLK_CLK3_BUF {FALSE} \ | |
CONFIG.PCW_FPGA0_PERIPHERAL_FREQMHZ {100} \ | |
CONFIG.PCW_FPGA1_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_FPGA2_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_FPGA3_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_FPGA_FCLK0_ENABLE {1} \ | |
CONFIG.PCW_FPGA_FCLK1_ENABLE {0} \ | |
CONFIG.PCW_FPGA_FCLK2_ENABLE {0} \ | |
CONFIG.PCW_FPGA_FCLK3_ENABLE {0} \ | |
CONFIG.PCW_GPIO_BASEADDR {0xE000A000} \ | |
CONFIG.PCW_GPIO_EMIO_GPIO_ENABLE {0} \ | |
CONFIG.PCW_GPIO_EMIO_GPIO_WIDTH {64} \ | |
CONFIG.PCW_GPIO_HIGHADDR {0xE000AFFF} \ | |
CONFIG.PCW_GPIO_MIO_GPIO_ENABLE {0} \ | |
CONFIG.PCW_GPIO_MIO_GPIO_IO {<Select>} \ | |
CONFIG.PCW_GPIO_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_I2C0_BASEADDR {0xE0004000} \ | |
CONFIG.PCW_I2C0_HIGHADDR {0xE0004FFF} \ | |
CONFIG.PCW_I2C0_RESET_ENABLE {0} \ | |
CONFIG.PCW_I2C1_BASEADDR {0xE0005000} \ | |
CONFIG.PCW_I2C1_HIGHADDR {0xE0005FFF} \ | |
CONFIG.PCW_I2C1_RESET_ENABLE {0} \ | |
CONFIG.PCW_I2C_PERIPHERAL_FREQMHZ {25} \ | |
CONFIG.PCW_I2C_RESET_ENABLE {0} \ | |
CONFIG.PCW_I2C_RESET_POLARITY {Active Low} \ | |
CONFIG.PCW_IMPORT_BOARD_PRESET {None} \ | |
CONFIG.PCW_INCLUDE_ACP_TRANS_CHECK {0} \ | |
CONFIG.PCW_INCLUDE_TRACE_BUFFER {0} \ | |
CONFIG.PCW_IOPLL_CTRL_FBDIV {32} \ | |
CONFIG.PCW_IO_IO_PLL_FREQMHZ {1600.000} \ | |
CONFIG.PCW_IRQ_F2P_INTR {0} \ | |
CONFIG.PCW_IRQ_F2P_MODE {DIRECT} \ | |
CONFIG.PCW_MIO_0_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_0_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_0_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_0_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_10_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_10_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_10_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_10_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_11_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_11_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_11_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_11_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_12_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_12_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_12_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_12_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_13_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_13_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_13_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_13_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_14_DIRECTION {in} \ | |
CONFIG.PCW_MIO_14_IOTYPE {LVCMOS 3.3V} \ | |
CONFIG.PCW_MIO_14_PULLUP {enabled} \ | |
CONFIG.PCW_MIO_14_SLEW {slow} \ | |
CONFIG.PCW_MIO_15_DIRECTION {out} \ | |
CONFIG.PCW_MIO_15_IOTYPE {LVCMOS 3.3V} \ | |
CONFIG.PCW_MIO_15_PULLUP {enabled} \ | |
CONFIG.PCW_MIO_15_SLEW {slow} \ | |
CONFIG.PCW_MIO_16_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_16_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_16_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_16_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_17_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_17_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_17_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_17_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_18_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_18_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_18_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_18_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_19_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_19_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_19_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_19_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_1_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_1_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_1_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_1_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_20_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_20_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_20_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_20_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_21_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_21_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_21_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_21_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_22_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_22_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_22_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_22_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_23_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_23_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_23_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_23_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_24_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_24_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_24_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_24_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_25_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_25_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_25_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_25_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_26_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_26_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_26_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_26_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_27_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_27_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_27_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_27_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_28_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_28_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_28_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_28_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_29_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_29_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_29_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_29_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_2_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_2_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_2_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_2_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_30_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_30_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_30_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_30_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_31_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_31_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_31_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_31_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_32_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_32_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_32_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_32_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_33_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_33_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_33_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_33_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_34_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_34_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_34_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_34_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_35_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_35_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_35_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_35_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_36_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_36_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_36_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_36_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_37_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_37_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_37_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_37_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_38_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_38_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_38_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_38_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_39_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_39_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_39_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_39_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_3_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_3_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_3_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_3_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_40_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_40_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_40_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_40_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_41_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_41_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_41_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_41_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_42_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_42_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_42_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_42_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_43_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_43_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_43_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_43_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_44_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_44_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_44_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_44_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_45_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_45_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_45_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_45_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_46_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_46_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_46_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_46_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_47_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_47_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_47_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_47_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_48_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_48_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_48_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_48_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_49_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_49_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_49_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_49_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_4_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_4_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_4_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_4_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_50_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_50_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_50_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_50_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_51_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_51_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_51_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_51_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_52_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_52_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_52_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_52_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_53_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_53_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_53_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_53_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_5_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_5_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_5_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_5_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_6_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_6_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_6_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_6_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_7_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_7_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_7_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_7_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_8_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_8_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_8_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_8_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_9_DIRECTION {<Select>} \ | |
CONFIG.PCW_MIO_9_IOTYPE {<Select>} \ | |
CONFIG.PCW_MIO_9_PULLUP {<Select>} \ | |
CONFIG.PCW_MIO_9_SLEW {<Select>} \ | |
CONFIG.PCW_MIO_PRIMITIVE {54} \ | |
CONFIG.PCW_MIO_TREE_PERIPHERALS {unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#UART 0#UART 0#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned} \ | |
CONFIG.PCW_MIO_TREE_SIGNALS {unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#rx#tx#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned#unassigned} \ | |
CONFIG.PCW_M_AXI_GP0_ENABLE_STATIC_REMAP {0} \ | |
CONFIG.PCW_M_AXI_GP0_ID_WIDTH {12} \ | |
CONFIG.PCW_M_AXI_GP0_SUPPORT_NARROW_BURST {0} \ | |
CONFIG.PCW_M_AXI_GP0_THREAD_ID_WIDTH {12} \ | |
CONFIG.PCW_M_AXI_GP1_ENABLE_STATIC_REMAP {0} \ | |
CONFIG.PCW_M_AXI_GP1_ID_WIDTH {12} \ | |
CONFIG.PCW_M_AXI_GP1_SUPPORT_NARROW_BURST {0} \ | |
CONFIG.PCW_M_AXI_GP1_THREAD_ID_WIDTH {12} \ | |
CONFIG.PCW_NAND_CYCLES_T_AR {1} \ | |
CONFIG.PCW_NAND_CYCLES_T_CLR {1} \ | |
CONFIG.PCW_NAND_CYCLES_T_RC {11} \ | |
CONFIG.PCW_NAND_CYCLES_T_REA {1} \ | |
CONFIG.PCW_NAND_CYCLES_T_RR {1} \ | |
CONFIG.PCW_NAND_CYCLES_T_WC {11} \ | |
CONFIG.PCW_NAND_CYCLES_T_WP {1} \ | |
CONFIG.PCW_NAND_GRP_D8_ENABLE {0} \ | |
CONFIG.PCW_NAND_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_NOR_CS0_T_CEOE {1} \ | |
CONFIG.PCW_NOR_CS0_T_PC {1} \ | |
CONFIG.PCW_NOR_CS0_T_RC {11} \ | |
CONFIG.PCW_NOR_CS0_T_TR {1} \ | |
CONFIG.PCW_NOR_CS0_T_WC {11} \ | |
CONFIG.PCW_NOR_CS0_T_WP {1} \ | |
CONFIG.PCW_NOR_CS0_WE_TIME {0} \ | |
CONFIG.PCW_NOR_CS1_T_CEOE {1} \ | |
CONFIG.PCW_NOR_CS1_T_PC {1} \ | |
CONFIG.PCW_NOR_CS1_T_RC {11} \ | |
CONFIG.PCW_NOR_CS1_T_TR {1} \ | |
CONFIG.PCW_NOR_CS1_T_WC {11} \ | |
CONFIG.PCW_NOR_CS1_T_WP {1} \ | |
CONFIG.PCW_NOR_CS1_WE_TIME {0} \ | |
CONFIG.PCW_NOR_GRP_A25_ENABLE {0} \ | |
CONFIG.PCW_NOR_GRP_CS0_ENABLE {0} \ | |
CONFIG.PCW_NOR_GRP_CS1_ENABLE {0} \ | |
CONFIG.PCW_NOR_GRP_SRAM_CS0_ENABLE {0} \ | |
CONFIG.PCW_NOR_GRP_SRAM_CS1_ENABLE {0} \ | |
CONFIG.PCW_NOR_GRP_SRAM_INT_ENABLE {0} \ | |
CONFIG.PCW_NOR_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_NOR_SRAM_CS0_T_CEOE {1} \ | |
CONFIG.PCW_NOR_SRAM_CS0_T_PC {1} \ | |
CONFIG.PCW_NOR_SRAM_CS0_T_RC {11} \ | |
CONFIG.PCW_NOR_SRAM_CS0_T_TR {1} \ | |
CONFIG.PCW_NOR_SRAM_CS0_T_WC {11} \ | |
CONFIG.PCW_NOR_SRAM_CS0_T_WP {1} \ | |
CONFIG.PCW_NOR_SRAM_CS0_WE_TIME {0} \ | |
CONFIG.PCW_NOR_SRAM_CS1_T_CEOE {1} \ | |
CONFIG.PCW_NOR_SRAM_CS1_T_PC {1} \ | |
CONFIG.PCW_NOR_SRAM_CS1_T_RC {11} \ | |
CONFIG.PCW_NOR_SRAM_CS1_T_TR {1} \ | |
CONFIG.PCW_NOR_SRAM_CS1_T_WC {11} \ | |
CONFIG.PCW_NOR_SRAM_CS1_T_WP {1} \ | |
CONFIG.PCW_NOR_SRAM_CS1_WE_TIME {0} \ | |
CONFIG.PCW_OVERRIDE_BASIC_CLOCK {0} \ | |
CONFIG.PCW_P2F_CAN0_INTR {0} \ | |
CONFIG.PCW_P2F_CAN1_INTR {0} \ | |
CONFIG.PCW_P2F_CTI_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC0_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC1_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC2_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC3_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC4_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC5_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC6_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC7_INTR {0} \ | |
CONFIG.PCW_P2F_DMAC_ABORT_INTR {0} \ | |
CONFIG.PCW_P2F_ENET0_INTR {0} \ | |
CONFIG.PCW_P2F_ENET1_INTR {0} \ | |
CONFIG.PCW_P2F_GPIO_INTR {0} \ | |
CONFIG.PCW_P2F_I2C0_INTR {0} \ | |
CONFIG.PCW_P2F_I2C1_INTR {0} \ | |
CONFIG.PCW_P2F_QSPI_INTR {0} \ | |
CONFIG.PCW_P2F_SDIO0_INTR {0} \ | |
CONFIG.PCW_P2F_SDIO1_INTR {0} \ | |
CONFIG.PCW_P2F_SMC_INTR {0} \ | |
CONFIG.PCW_P2F_SPI0_INTR {0} \ | |
CONFIG.PCW_P2F_SPI1_INTR {0} \ | |
CONFIG.PCW_P2F_UART0_INTR {0} \ | |
CONFIG.PCW_P2F_UART1_INTR {0} \ | |
CONFIG.PCW_P2F_USB0_INTR {0} \ | |
CONFIG.PCW_P2F_USB1_INTR {0} \ | |
CONFIG.PCW_PACKAGE_DDR_BOARD_DELAY0 {0.223} \ | |
CONFIG.PCW_PACKAGE_DDR_BOARD_DELAY1 {0.212} \ | |
CONFIG.PCW_PACKAGE_DDR_BOARD_DELAY2 {0.085} \ | |
CONFIG.PCW_PACKAGE_DDR_BOARD_DELAY3 {0.092} \ | |
CONFIG.PCW_PACKAGE_DDR_DQS_TO_CLK_DELAY_0 {0.040} \ | |
CONFIG.PCW_PACKAGE_DDR_DQS_TO_CLK_DELAY_1 {0.058} \ | |
CONFIG.PCW_PACKAGE_DDR_DQS_TO_CLK_DELAY_2 {-0.009} \ | |
CONFIG.PCW_PACKAGE_DDR_DQS_TO_CLK_DELAY_3 {-0.033} \ | |
CONFIG.PCW_PACKAGE_NAME {clg400} \ | |
CONFIG.PCW_PCAP_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_PCAP_PERIPHERAL_DIVISOR0 {8} \ | |
CONFIG.PCW_PCAP_PERIPHERAL_FREQMHZ {200} \ | |
CONFIG.PCW_PERIPHERAL_BOARD_PRESET {None} \ | |
CONFIG.PCW_PLL_BYPASSMODE_ENABLE {0} \ | |
CONFIG.PCW_PRESET_BANK0_VOLTAGE {LVCMOS 3.3V} \ | |
CONFIG.PCW_PRESET_BANK1_VOLTAGE {LVCMOS 1.8V} \ | |
CONFIG.PCW_PS7_SI_REV {PRODUCTION} \ | |
CONFIG.PCW_QSPI_GRP_FBCLK_ENABLE {0} \ | |
CONFIG.PCW_QSPI_GRP_FBCLK_IO {<Select>} \ | |
CONFIG.PCW_QSPI_GRP_IO1_ENABLE {0} \ | |
CONFIG.PCW_QSPI_GRP_SINGLE_SS_ENABLE {0} \ | |
CONFIG.PCW_QSPI_GRP_SINGLE_SS_IO {<Select>} \ | |
CONFIG.PCW_QSPI_GRP_SS1_ENABLE {0} \ | |
CONFIG.PCW_QSPI_INTERNAL_HIGHADDRESS {0xFCFFFFFF} \ | |
CONFIG.PCW_QSPI_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_QSPI_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_QSPI_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_QSPI_PERIPHERAL_FREQMHZ {200} \ | |
CONFIG.PCW_QSPI_QSPI_IO {<Select>} \ | |
CONFIG.PCW_SD0_GRP_CD_ENABLE {0} \ | |
CONFIG.PCW_SD0_GRP_CD_IO {<Select>} \ | |
CONFIG.PCW_SD0_GRP_POW_ENABLE {0} \ | |
CONFIG.PCW_SD0_GRP_WP_ENABLE {0} \ | |
CONFIG.PCW_SD0_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_SD0_SD0_IO {<Select>} \ | |
CONFIG.PCW_SD1_GRP_CD_ENABLE {0} \ | |
CONFIG.PCW_SD1_GRP_POW_ENABLE {0} \ | |
CONFIG.PCW_SD1_GRP_WP_ENABLE {0} \ | |
CONFIG.PCW_SD1_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_SDIO0_BASEADDR {0xE0100000} \ | |
CONFIG.PCW_SDIO0_HIGHADDR {0xE0100FFF} \ | |
CONFIG.PCW_SDIO1_BASEADDR {0xE0101000} \ | |
CONFIG.PCW_SDIO1_HIGHADDR {0xE0101FFF} \ | |
CONFIG.PCW_SDIO_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_SDIO_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_SDIO_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_SDIO_PERIPHERAL_VALID {0} \ | |
CONFIG.PCW_SINGLE_QSPI_DATA_MODE {<Select>} \ | |
CONFIG.PCW_SMC_CYCLE_T0 {NA} \ | |
CONFIG.PCW_SMC_CYCLE_T1 {NA} \ | |
CONFIG.PCW_SMC_CYCLE_T2 {NA} \ | |
CONFIG.PCW_SMC_CYCLE_T3 {NA} \ | |
CONFIG.PCW_SMC_CYCLE_T4 {NA} \ | |
CONFIG.PCW_SMC_CYCLE_T5 {NA} \ | |
CONFIG.PCW_SMC_CYCLE_T6 {NA} \ | |
CONFIG.PCW_SMC_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_SMC_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_SMC_PERIPHERAL_FREQMHZ {100} \ | |
CONFIG.PCW_SMC_PERIPHERAL_VALID {0} \ | |
CONFIG.PCW_SPI0_BASEADDR {0xE0006000} \ | |
CONFIG.PCW_SPI0_GRP_SS0_ENABLE {0} \ | |
CONFIG.PCW_SPI0_GRP_SS1_ENABLE {0} \ | |
CONFIG.PCW_SPI0_GRP_SS2_ENABLE {0} \ | |
CONFIG.PCW_SPI0_HIGHADDR {0xE0006FFF} \ | |
CONFIG.PCW_SPI0_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_SPI1_BASEADDR {0xE0007000} \ | |
CONFIG.PCW_SPI1_GRP_SS0_ENABLE {0} \ | |
CONFIG.PCW_SPI1_GRP_SS1_ENABLE {0} \ | |
CONFIG.PCW_SPI1_GRP_SS2_ENABLE {0} \ | |
CONFIG.PCW_SPI1_HIGHADDR {0xE0007FFF} \ | |
CONFIG.PCW_SPI1_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_SPI_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_SPI_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_SPI_PERIPHERAL_FREQMHZ {166.666666} \ | |
CONFIG.PCW_SPI_PERIPHERAL_VALID {0} \ | |
CONFIG.PCW_S_AXI_ACP_ARUSER_VAL {31} \ | |
CONFIG.PCW_S_AXI_ACP_AWUSER_VAL {31} \ | |
CONFIG.PCW_S_AXI_ACP_ID_WIDTH {3} \ | |
CONFIG.PCW_S_AXI_GP0_ID_WIDTH {6} \ | |
CONFIG.PCW_S_AXI_GP1_ID_WIDTH {6} \ | |
CONFIG.PCW_S_AXI_HP0_DATA_WIDTH {64} \ | |
CONFIG.PCW_S_AXI_HP0_ID_WIDTH {6} \ | |
CONFIG.PCW_S_AXI_HP1_DATA_WIDTH {64} \ | |
CONFIG.PCW_S_AXI_HP1_ID_WIDTH {6} \ | |
CONFIG.PCW_S_AXI_HP2_DATA_WIDTH {64} \ | |
CONFIG.PCW_S_AXI_HP2_ID_WIDTH {6} \ | |
CONFIG.PCW_S_AXI_HP3_DATA_WIDTH {64} \ | |
CONFIG.PCW_S_AXI_HP3_ID_WIDTH {6} \ | |
CONFIG.PCW_TPIU_PERIPHERAL_CLKSRC {External} \ | |
CONFIG.PCW_TPIU_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_TPIU_PERIPHERAL_FREQMHZ {200} \ | |
CONFIG.PCW_TRACE_BUFFER_CLOCK_DELAY {12} \ | |
CONFIG.PCW_TRACE_BUFFER_FIFO_SIZE {128} \ | |
CONFIG.PCW_TRACE_PIPELINE_WIDTH {8} \ | |
CONFIG.PCW_TTC0_BASEADDR {0xE0104000} \ | |
CONFIG.PCW_TTC0_CLK0_PERIPHERAL_CLKSRC {CPU_1X} \ | |
CONFIG.PCW_TTC0_CLK0_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_TTC0_CLK0_PERIPHERAL_FREQMHZ {133.333333} \ | |
CONFIG.PCW_TTC0_CLK1_PERIPHERAL_CLKSRC {CPU_1X} \ | |
CONFIG.PCW_TTC0_CLK1_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_TTC0_CLK1_PERIPHERAL_FREQMHZ {133.333333} \ | |
CONFIG.PCW_TTC0_CLK2_PERIPHERAL_CLKSRC {CPU_1X} \ | |
CONFIG.PCW_TTC0_CLK2_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_TTC0_CLK2_PERIPHERAL_FREQMHZ {133.333333} \ | |
CONFIG.PCW_TTC0_HIGHADDR {0xE0104fff} \ | |
CONFIG.PCW_TTC1_BASEADDR {0xE0105000} \ | |
CONFIG.PCW_TTC1_CLK0_PERIPHERAL_CLKSRC {CPU_1X} \ | |
CONFIG.PCW_TTC1_CLK0_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_TTC1_CLK0_PERIPHERAL_FREQMHZ {133.333333} \ | |
CONFIG.PCW_TTC1_CLK1_PERIPHERAL_CLKSRC {CPU_1X} \ | |
CONFIG.PCW_TTC1_CLK1_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_TTC1_CLK1_PERIPHERAL_FREQMHZ {133.333333} \ | |
CONFIG.PCW_TTC1_CLK2_PERIPHERAL_CLKSRC {CPU_1X} \ | |
CONFIG.PCW_TTC1_CLK2_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_TTC1_CLK2_PERIPHERAL_FREQMHZ {133.333333} \ | |
CONFIG.PCW_TTC1_HIGHADDR {0xE0105fff} \ | |
CONFIG.PCW_TTC_PERIPHERAL_FREQMHZ {50} \ | |
CONFIG.PCW_UART0_BASEADDR {0xE0000000} \ | |
CONFIG.PCW_UART0_BAUD_RATE {115200} \ | |
CONFIG.PCW_UART0_GRP_FULL_ENABLE {0} \ | |
CONFIG.PCW_UART0_HIGHADDR {0xE0000FFF} \ | |
CONFIG.PCW_UART0_PERIPHERAL_ENABLE {1} \ | |
CONFIG.PCW_UART0_UART0_IO {MIO 14 .. 15} \ | |
CONFIG.PCW_UART1_BASEADDR {0xE0001000} \ | |
CONFIG.PCW_UART1_BAUD_RATE {115200} \ | |
CONFIG.PCW_UART1_GRP_FULL_ENABLE {0} \ | |
CONFIG.PCW_UART1_HIGHADDR {0xE0001FFF} \ | |
CONFIG.PCW_UART1_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_UART_PERIPHERAL_CLKSRC {IO PLL} \ | |
CONFIG.PCW_UART_PERIPHERAL_DIVISOR0 {16} \ | |
CONFIG.PCW_UART_PERIPHERAL_FREQMHZ {100} \ | |
CONFIG.PCW_UART_PERIPHERAL_VALID {1} \ | |
CONFIG.PCW_UIPARAM_ACT_DDR_FREQ_MHZ {525.000000} \ | |
CONFIG.PCW_UIPARAM_DDR_ADV_ENABLE {0} \ | |
CONFIG.PCW_UIPARAM_DDR_AL {0} \ | |
CONFIG.PCW_UIPARAM_DDR_BANK_ADDR_COUNT {3} \ | |
CONFIG.PCW_UIPARAM_DDR_BL {8} \ | |
CONFIG.PCW_UIPARAM_DDR_BOARD_DELAY0 {0.223} \ | |
CONFIG.PCW_UIPARAM_DDR_BOARD_DELAY1 {0.212} \ | |
CONFIG.PCW_UIPARAM_DDR_BOARD_DELAY2 {0.085} \ | |
CONFIG.PCW_UIPARAM_DDR_BOARD_DELAY3 {0.092} \ | |
CONFIG.PCW_UIPARAM_DDR_BUS_WIDTH {16 Bit} \ | |
CONFIG.PCW_UIPARAM_DDR_CL {7} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_0_LENGTH_MM {25.8} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_0_PACKAGE_LENGTH {80.4535} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_0_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_1_LENGTH_MM {25.8} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_1_PACKAGE_LENGTH {80.4535} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_1_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_2_LENGTH_MM {0} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_2_PACKAGE_LENGTH {80.4535} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_2_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_3_LENGTH_MM {0} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_3_PACKAGE_LENGTH {80.4535} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_3_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_CLOCK_STOP_EN {0} \ | |
CONFIG.PCW_UIPARAM_DDR_COL_ADDR_COUNT {10} \ | |
CONFIG.PCW_UIPARAM_DDR_CWL {6} \ | |
CONFIG.PCW_UIPARAM_DDR_DEVICE_CAPACITY {4096 MBits} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_0_LENGTH_MM {15.6} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_0_PACKAGE_LENGTH {105.056} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_0_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_1_LENGTH_MM {18.8} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_1_PACKAGE_LENGTH {66.904} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_1_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_2_LENGTH_MM {0} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_2_PACKAGE_LENGTH {89.1715} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_2_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_3_LENGTH_MM {0} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_3_PACKAGE_LENGTH {113.63} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_3_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_TO_CLK_DELAY_0 {0.040} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_TO_CLK_DELAY_1 {0.058} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_TO_CLK_DELAY_2 {-0.009} \ | |
CONFIG.PCW_UIPARAM_DDR_DQS_TO_CLK_DELAY_3 {-0.033} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_0_LENGTH_MM {16.5} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_0_PACKAGE_LENGTH {98.503} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_0_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_1_LENGTH_MM {18} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_1_PACKAGE_LENGTH {68.5855} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_1_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_2_LENGTH_MM {0} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_2_PACKAGE_LENGTH {90.295} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_2_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_3_LENGTH_MM {0} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_3_PACKAGE_LENGTH {103.977} \ | |
CONFIG.PCW_UIPARAM_DDR_DQ_3_PROPOGATION_DELAY {160} \ | |
CONFIG.PCW_UIPARAM_DDR_DRAM_WIDTH {16 Bits} \ | |
CONFIG.PCW_UIPARAM_DDR_ECC {Disabled} \ | |
CONFIG.PCW_UIPARAM_DDR_ENABLE {1} \ | |
CONFIG.PCW_UIPARAM_DDR_FREQ_MHZ {525} \ | |
CONFIG.PCW_UIPARAM_DDR_HIGH_TEMP {Normal (0-85)} \ | |
CONFIG.PCW_UIPARAM_DDR_MEMORY_TYPE {DDR 3} \ | |
CONFIG.PCW_UIPARAM_DDR_PARTNO {MT41J256M16 RE-125} \ | |
CONFIG.PCW_UIPARAM_DDR_ROW_ADDR_COUNT {15} \ | |
CONFIG.PCW_UIPARAM_DDR_SPEED_BIN {DDR3_1066F} \ | |
CONFIG.PCW_UIPARAM_DDR_TRAIN_DATA_EYE {1} \ | |
CONFIG.PCW_UIPARAM_DDR_TRAIN_READ_GATE {1} \ | |
CONFIG.PCW_UIPARAM_DDR_TRAIN_WRITE_LEVEL {1} \ | |
CONFIG.PCW_UIPARAM_DDR_T_FAW {40.0} \ | |
CONFIG.PCW_UIPARAM_DDR_T_RAS_MIN {35.0} \ | |
CONFIG.PCW_UIPARAM_DDR_T_RC {48.91} \ | |
CONFIG.PCW_UIPARAM_DDR_T_RCD {7} \ | |
CONFIG.PCW_UIPARAM_DDR_T_RP {7} \ | |
CONFIG.PCW_UIPARAM_DDR_USE_INTERNAL_VREF {0} \ | |
CONFIG.PCW_UIPARAM_GENERATE_SUMMARY {NA} \ | |
CONFIG.PCW_USB0_BASEADDR {0xE0102000} \ | |
CONFIG.PCW_USB0_HIGHADDR {0xE0102fff} \ | |
CONFIG.PCW_USB0_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_USB0_PERIPHERAL_FREQMHZ {60} \ | |
CONFIG.PCW_USB0_RESET_ENABLE {0} \ | |
CONFIG.PCW_USB0_RESET_IO {<Select>} \ | |
CONFIG.PCW_USB0_USB0_IO {<Select>} \ | |
CONFIG.PCW_USB1_BASEADDR {0xE0103000} \ | |
CONFIG.PCW_USB1_HIGHADDR {0xE0103fff} \ | |
CONFIG.PCW_USB1_PERIPHERAL_ENABLE {0} \ | |
CONFIG.PCW_USB1_PERIPHERAL_FREQMHZ {60} \ | |
CONFIG.PCW_USB1_RESET_ENABLE {0} \ | |
CONFIG.PCW_USB_RESET_ENABLE {0} \ | |
CONFIG.PCW_USB_RESET_POLARITY {Active Low} \ | |
CONFIG.PCW_USB_RESET_SELECT {<Select>} \ | |
CONFIG.PCW_USE_AXI_FABRIC_IDLE {0} \ | |
CONFIG.PCW_USE_AXI_NONSECURE {0} \ | |
CONFIG.PCW_USE_CORESIGHT {0} \ | |
CONFIG.PCW_USE_CROSS_TRIGGER {0} \ | |
CONFIG.PCW_USE_CR_FABRIC {1} \ | |
CONFIG.PCW_USE_DDR_BYPASS {0} \ | |
CONFIG.PCW_USE_DEBUG {0} \ | |
CONFIG.PCW_USE_DEFAULT_ACP_USER_VAL {0} \ | |
CONFIG.PCW_USE_DMA0 {0} \ | |
CONFIG.PCW_USE_DMA1 {0} \ | |
CONFIG.PCW_USE_DMA2 {0} \ | |
CONFIG.PCW_USE_DMA3 {0} \ | |
CONFIG.PCW_USE_EXPANDED_IOP {0} \ | |
CONFIG.PCW_USE_EXPANDED_PS_SLCR_REGISTERS {0} \ | |
CONFIG.PCW_USE_FABRIC_INTERRUPT {0} \ | |
CONFIG.PCW_USE_HIGH_OCM {0} \ | |
CONFIG.PCW_USE_M_AXI_GP0 {1} \ | |
CONFIG.PCW_USE_M_AXI_GP1 {0} \ | |
CONFIG.PCW_USE_PROC_EVENT_BUS {0} \ | |
CONFIG.PCW_USE_PS_SLCR_REGISTERS {0} \ | |
CONFIG.PCW_USE_S_AXI_ACP {0} \ | |
CONFIG.PCW_USE_S_AXI_GP0 {0} \ | |
CONFIG.PCW_USE_S_AXI_GP1 {0} \ | |
CONFIG.PCW_USE_S_AXI_HP0 {0} \ | |
CONFIG.PCW_USE_S_AXI_HP1 {0} \ | |
CONFIG.PCW_USE_S_AXI_HP2 {0} \ | |
CONFIG.PCW_USE_S_AXI_HP3 {0} \ | |
CONFIG.PCW_USE_TRACE {0} \ | |
CONFIG.PCW_USE_TRACE_DATA_EDGE_DETECTOR {0} \ | |
CONFIG.PCW_VALUE_SILVERSION {3} \ | |
CONFIG.PCW_WDT_PERIPHERAL_CLKSRC {CPU_1X} \ | |
CONFIG.PCW_WDT_PERIPHERAL_DIVISOR0 {1} \ | |
CONFIG.PCW_WDT_PERIPHERAL_FREQMHZ {133.333333} \ | |
] $processing_system7_0 | |
# Create instance: rgb2tmds_0, and set properties | |
set rgb2tmds_0 [ create_bd_cell -type ip -vlnv furkan.space:ip:rgb2tmds:1.0 rgb2tmds_0 ] | |
# Create instance: smartconnect_0, and set properties | |
set smartconnect_0 [ create_bd_cell -type ip -vlnv xilinx.com:ip:smartconnect:1.0 smartconnect_0 ] | |
set_property -dict [ list \ | |
CONFIG.NUM_MI {2} \ | |
CONFIG.NUM_SI {1} \ | |
] $smartconnect_0 | |
# Create instance: vtg_0, and set properties | |
set vtg_0 [ create_bd_cell -type ip -vlnv furkan.space:ip:vtg:1.0 vtg_0 ] | |
# Create interface connections | |
connect_bd_intf_net -intf_net axi_gpio_0_GPIO [get_bd_intf_ports btns_4bits] [get_bd_intf_pins axi_gpio_0/GPIO] | |
connect_bd_intf_net -intf_net processing_system7_0_DDR [get_bd_intf_ports DDR] [get_bd_intf_pins processing_system7_0/DDR] | |
connect_bd_intf_net -intf_net processing_system7_0_FIXED_IO [get_bd_intf_ports FIXED_IO] [get_bd_intf_pins processing_system7_0/FIXED_IO] | |
connect_bd_intf_net -intf_net processing_system7_0_M_AXI_GP0 [get_bd_intf_pins processing_system7_0/M_AXI_GP0] [get_bd_intf_pins smartconnect_0/S00_AXI] | |
connect_bd_intf_net -intf_net rgb2tmds_0_hdmi_out [get_bd_intf_ports hdmi_out_0] [get_bd_intf_pins rgb2tmds_0/hdmi_out] | |
connect_bd_intf_net -intf_net smartconnect_0_M00_AXI [get_bd_intf_pins objectbuffer_0/S00_AXI] [get_bd_intf_pins smartconnect_0/M00_AXI] | |
connect_bd_intf_net -intf_net smartconnect_0_M01_AXI [get_bd_intf_pins axi_gpio_0/S_AXI] [get_bd_intf_pins smartconnect_0/M01_AXI] | |
# Create port connections | |
connect_bd_net -net clk_wiz_0_pixelclock [get_bd_pins clk_wiz_0/pixelclock] [get_bd_pins proc_sys_reset_0/slowest_sync_clk] [get_bd_pins rgb2tmds_0/pixelclock] [get_bd_pins vtg_0/clk] | |
connect_bd_net -net clk_wiz_0_serialclock [get_bd_pins clk_wiz_0/serialclock] [get_bd_pins rgb2tmds_0/serialclock] | |
connect_bd_net -net objectbuffer_0_rgb [get_bd_pins objectbuffer_0/rgb] [get_bd_pins rgb2tmds_0/video_data] | |
connect_bd_net -net proc_sys_reset_0_interconnect_aresetn [get_bd_pins proc_sys_reset_0/interconnect_aresetn] [get_bd_pins smartconnect_0/aresetn] | |
connect_bd_net -net proc_sys_reset_0_peripheral_reset [get_bd_pins proc_sys_reset_0/peripheral_reset] [get_bd_pins rgb2tmds_0/rst] [get_bd_pins vtg_0/rst] | |
connect_bd_net -net processing_system7_0_FCLK_CLK0 [get_bd_pins axi_gpio_0/s_axi_aclk] [get_bd_pins clk_wiz_0/clk_in1] [get_bd_pins objectbuffer_0/s00_axi_aclk] [get_bd_pins processing_system7_0/FCLK_CLK0] [get_bd_pins processing_system7_0/M_AXI_GP0_ACLK] [get_bd_pins smartconnect_0/aclk] | |
connect_bd_net -net processing_system7_0_FCLK_RESET0_N [get_bd_pins axi_gpio_0/s_axi_aresetn] [get_bd_pins objectbuffer_0/s00_axi_aresetn] [get_bd_pins proc_sys_reset_0/ext_reset_in] [get_bd_pins processing_system7_0/FCLK_RESET0_N] | |
connect_bd_net -net vtg_0_hsync [get_bd_pins rgb2tmds_0/hsync] [get_bd_pins vtg_0/hsync] | |
connect_bd_net -net vtg_0_pixel_x [get_bd_pins objectbuffer_0/pixel_x] [get_bd_pins vtg_0/pixel_x] | |
connect_bd_net -net vtg_0_pixel_y [get_bd_pins objectbuffer_0/pixel_y] [get_bd_pins vtg_0/pixel_y] | |
connect_bd_net -net vtg_0_video_active [get_bd_pins objectbuffer_0/video_active] [get_bd_pins rgb2tmds_0/video_active] [get_bd_pins vtg_0/video_active] | |
connect_bd_net -net vtg_0_vsync [get_bd_pins rgb2tmds_0/vsync] [get_bd_pins vtg_0/vsync] | |
# Create address segments | |
create_bd_addr_seg -range 0x00010000 -offset 0x41200000 [get_bd_addr_spaces processing_system7_0/Data] [get_bd_addr_segs axi_gpio_0/S_AXI/Reg] SEG_axi_gpio_0_Reg | |
create_bd_addr_seg -range 0x00010000 -offset 0x43C00000 [get_bd_addr_spaces processing_system7_0/Data] [get_bd_addr_segs objectbuffer_0/S00_AXI/S00_AXI_reg] SEG_objectbuffer_0_S00_AXI_reg | |
# Restore current instance | |
current_bd_instance $oldCurInst | |
save_bd_design | |
} | |
# End of create_root_design() | |
################################################################## | |
# MAIN FLOW | |
################################################################## | |
create_root_design "" | |
common::send_msg_id "BD_TCL-1000" "WARNING" "This Tcl script was generated from a block design that has not been validated. It is possible that design <$design_name> may result in errors during validation." | |
Sign up for free
to join this conversation on GitHub.
Already have an account?
Sign in to comment